ARM Compliant Core (iv) use and copy the Implementation and Integration Documentation only for the purposes of designing and having designed (subject to the provisions of Clause 2.2 of the TLA) ARM Compliant Products;(v) use and copy the AVS only for the purposes of designing and having designed (subject to the provisions of Clause 2.2 of the TLA) ARM Compliant Products;(vi) use, copy and modify the Synthesisable RTL (solely for the purposes of scan insertion, buffer insertion, timing closure, targeting standard cell libraries, direct instantiations of cells for speed or power or area optimisations, use of licensee specified BIST, changing any “Verilog Defines” which are stated as being modifiable in the Implementation and Integration Documentation, and changing any configuration settings permitted in the relevant Implementation and Integration Documentation), only for the purposes of designing and having designed (subject to the provisions of Clauses 2.2 of the TLA) ARM Compliant Products; (vii) use, copy and modify (solely for the purposes of scan insertion, buffer insertion, timing closure, targeting standard cell libraries, direct instantiations of cells for speed or power or area optimisations, removal or configuration of any or all of the WIC Component, SWD-DP component, SWJ-DP component, or the TPIU component), the Integration RTL only for the purposes of designing and having designed (subject to the provisions of Clause 2.2 of the TLA if the part is marked “D” in Section 1 of this Annex 1, and subject to the provisions of Clauses 2.2 and 2.3 of the TLA if the part is marked “D, CS” in Section 1 of this Annex 1) ARM Compliant Products; (viii) use, copy and modify the Synthesis Scripts only for the purposes of designing and having designed (subject to the provisions of Clause 2.2 of the TLA) ARM Compliant Products; (ix) use, copy and modify the Functional and Integration Test only for the purposes of designing and having designed (subject to the provisions of Clause 2.2 of the TLA), ARM Compliant Products; (x) use, copy and modify (solely for the purpose of and to the extent necessary to run the vectors on a simulator or tester) the Functional Test Vectors, only for the purposes of designing and having designed (subject to the provisions of Clauses 2.2 and 2.3 of the TLA), manufacturing and having manufactured (subject to the provisions of Clause 2.4 of the TLA), testing and having tested (subject to the provisions of Clause 2.5 of the TLA) ARM Compliant Products;(xi) use, copy and modify the Validation Environment only for the purposes of designing and having designed (subject to the provisions of Clause 2.2 of the TLA if the part is marked “D” in Section 1 of this Annex 1, and subject to the provisions of Clauses 2.2 and 2.3 of the TLA if the part is marked “D, CS” in Section 1 of this Annex 1) ARM Compliant Products;(xii) manufacture and have manufactured (subject to the provisions of Clause 2.4 of the TLA) the single Unique ARM Compliant Product created under the licences granted in Clauses B.1(i) to B.1(xi) inclusive;(xiii) package and have packaged (subject to the provisions of Clause 2.6 of the TLA), the single Unique ARM Compliant Product manufactured under the licences granted in Clause B.1(xii);(xiv) test and have tested (subject to the provisions of Clause 2.5 of the TLA), the single Unique ARM Compliant Product manufactured under the licences granted in Clause B.1(xii);(xv) sell, supply and distribute encapsulated die of the single Unique ARM Compliant Product which have been manufactured under the licences granted in Clause B.1(xii);